diff options
Diffstat (limited to 'nuttx/arch/arm/src/tiva/chip/tiva_flash.h')
-rw-r--r-- | nuttx/arch/arm/src/tiva/chip/tiva_flash.h | 130 |
1 files changed, 5 insertions, 125 deletions
diff --git a/nuttx/arch/arm/src/tiva/chip/tiva_flash.h b/nuttx/arch/arm/src/tiva/chip/tiva_flash.h index b8028d7bc..47b460007 100644 --- a/nuttx/arch/arm/src/tiva/chip/tiva_flash.h +++ b/nuttx/arch/arm/src/tiva/chip/tiva_flash.h @@ -42,135 +42,15 @@ #include <nuttx/config.h> -/************************************************************************************ - * Pre-processor Definitions - ************************************************************************************/ - -/* FLASH dimensions ****************************************************************/ - -#if defined(CONFIG_ARCH_CHIP_LM3S6965) || defined(CONFIG_ARCH_CHIP_LM4F120) || \ - defined(CONFIG_ARCH_CHIP_LM3S8962) || defined(CONFIG_ARCH_CHIP_LM3S9B96) || \ - defined(CONFIG_ARCH_CHIP_TM4C123GH6ZRB) || defined(CONFIG_ARCH_CHIP_TM4C123GH6PMI) || \ - defined(CONFIG_ARCH_CHIP_CC3200) +/* The TM4C129 family has a different FLASH register layout */ -/* These parts all support a 1KiB erase page size and a total FLASH memory size - * of 256Kib or 256 pages. - */ +#if defined(CONFIG_ARCH_CHIP_TM4C129) +# include "chip/tm4c_flash.h" -# define TIVA_FLASH_NPAGES 256 -# define TIVA_FLASH_PAGESIZE 1024 - -#elif defined(CONFIG_ARCH_CHIP_TM4C129XNC) - -/* For the TM4C129X family, the Flash memory is configured in groups of four banks - * four banks of 16K x 128 bits (4 * 256 KB total) which are two-way interleaved. - * Because the memory is two-way interleaved and each bank individually is an 8-KB - * sector, when the user erases a sector, using the ERASE bits in the Flash Memory - * Control (FMC) register, it is a 16 KB erase. - */ - -# define TIVA_FLASH_NPAGES 64 -# define TIVA_FLASH_PAGESIZE 16384 +/* Others (including TM4C123) are similar to the LM3S family */ #else -# warning "No flash dimensions defined for selected chip." +# include "chip/lm3s_flash.h" #endif -#define TIVA_FLASH_SIZE (TIVA_FLASH_NPAGES * TIVA_FLASH_PAGESIZE) - -/* FLASH register offsets ***********************************************************/ - -/* The FMA, FMD, FMC, FCRIS, FCIM, and FCMISC registers are relative to the Flash - * control base address of TIVA_FLASHCON_BASE. - */ - -#define TIVA_FLASH_FMA_OFFSET 0x000 /* Flash memory address */ -#define TIVA_FLASH_FMD_OFFSET 0x004 /* Flash memory data */ -#define TIVA_FLASH_FMC_OFFSET 0x008 /* Flash memory control */ -#define TIVA_FLASH_FCRIS_OFFSET 0x00c /* Flash controller raw interrupt status */ -#define TIVA_FLASH_FCIM_OFFSET 0x010 /* Flash controller interrupt mask */ -#define TIVA_FLASH_FCMISC_OFFSET 0x014 /* Flash controller masked interrupt status and clear */ - -/* The FMPREn, FMPPEn, USECRL, USER_DBG, and USER_REGn registers are relative to the - * System Control base address of TIVA_SYSCON_BASE - */ - -#define TIVA_FLASH_FMPRE_OFFSET 0x130 /* Flash memory protection read enable */ -#define TIVA_FLASH_FMPPE_OFFSET 0x134 /* Flash memory protection program enable */ -#define TIVA_FLASH_USECRL_OFFSET 0x140 /* USec Reload */ -#define TIVA_FLASH_USERDBG_OFFSET 0x1d0 /* User Debug */ -#define TIVA_FLASH_USERREG0_OFFSET 0x1e0 /* User Register 0 */ -#define TIVA_FLASH_USERREG1_OFFSET 0x1e4 /* User Register 1 */ -#define TIVA_FLASH_FMPRE0_OFFSET 0x200 /* Flash Memory Protection Read Enable 0 */ -#define TIVA_FLASH_FMPRE1_OFFSET 0x204 /* Flash Memory Protection Read Enable 1 */ -#define TIVA_FLASH_FMPRE2_OFFSET 0x208 /* Flash Memory Protection Read Enable 2 */ -#define TIVA_FLASH_FMPRE3_OFFSET 0x20c /* Flash Memory Protection Read Enable 3 */ -#define TIVA_FLASH_FMPPE0_OFFSET 0x400 /* Flash Memory Protection Program Enable 0 */ -#define TIVA_FLASH_FMPPE1_OFFSET 0x404 /* Flash Memory Protection Program Enable 1 */ -#define TIVA_FLASH_FMPPE2_OFFSET 0x408 /* Flash Memory Protection Program Enable 2 */ -#define TIVA_FLASH_FMPPE3_OFFSET 0x40c /* Flash Memory Protection Program Enable 3 */ - -/* FLASH register addresses *********************************************************/ - -/* The FMA, FMD, FMC, FCRIS, FCIM, and FCMISC registers are relative to the Flash - * control base address of TIVA_FLASHCON_BASE. - */ - -#define TIVA_FLASH_FMA (TIVA_FLASHCON_BASE + TIVA_FLASH_FMA_OFFSET) -#define TIVA_FLASH_FMD (TIVA_FLASHCON_BASE + TIVA_FLASH_FMD_OFFSET) -#define TIVA_FLASH_FMC (TIVA_FLASHCON_BASE + TIVA_FLASH_FMC_OFFSET) -#define TIVA_FLASH_FCRIS (TIVA_FLASHCON_BASE + TIVA_FLASH_FCRIS_OFFSET) -#define TIVA_FLASH_FCIM (TIVA_FLASHCON_BASE + TIVA_FLASH_FCIM_OFFSET) -#define TIVA_FLASH_FCMISC (TIVA_FLASHCON_BASE + TIVA_FLASH_FCMISC_OFFSET) - -/* The FMPREn, FMPPEn, USECRL, USER_DBG, and USER_REGn registers are relative to the - * System Control base address of TIVA_SYSCON_BASE - */ - -#define TIVA_FLASH_FMPRE (TIVA_SYSCON_BASE + TIVA_FLASH_FMPRE_OFFSET) -#define TIVA_FLASH_FMPPE (TIVA_SYSCON_BASE + TIVA_FLASH_FMPPE_OFFSET) -#define TIVA_FLASH_USECRL (TIVA_SYSCON_BASE + TIVA_FLASH_USECRL_OFFSET) -#define TIVA_FLASH_USERDBG (TIVA_SYSCON_BASE + TIVA_FLASH_USERDBG_OFFSET) -#define TIVA_FLASH_USERREG0 (TIVA_SYSCON_BASE + TIVA_FLASH_USERREG0_OFFSET) -#define TIVA_FLASH_USERREG1 (TIVA_SYSCON_BASE + TIVA_FLASH_USERREG1_OFFSET) -#define TIVA_FLASH_FMPRE0 (TIVA_SYSCON_BASE + TIVA_FLASH_FMPRE0_OFFSET) -#define TIVA_FLASH_FMPRE1 (TIVA_SYSCON_BASE + TIVA_FLASH_FMPRE1_OFFSET) -#define TIVA_FLASH_FMPRE2 (TIVA_SYSCON_BASE + TIVA_FLASH_FMPRE2_OFFSET) -#define TIVA_FLASH_FMPRE3 (TIVA_SYSCON_BASE + TIVA_FLASH_FMPRE3_OFFSET) -#define TIVA_FLASH_FMPPE0 (TIVA_SYSCON_BASE + TIVA_FLASH_FMPPE0_OFFSET) -#define TIVA_FLASH_FMPPE1 (TIVA_SYSCON_BASE + TIVA_FLASH_FMPPE1_OFFSET) -#define TIVA_FLASH_FMPPE2 (TIVA_SYSCON_BASE + TIVA_FLASH_FMPPE2_OFFSET) -#define TIVA_FLASH_FMPPE3 (TIVA_SYSCON_BASE + TIVA_FLASH_FMPPE3_OFFSET) - -/* FLASH register bit definitions ***************************************************/ - -#define FLASH_FMA_OFFSET_SHIFT 0 /* Bits 17-0: Address Offset */ -#define FLASH_FMA_OFFSET_MASK (0x0003ffff << FLASH_FMA_OFFSET_SHIFT) - -#define FLASH_FMC_WRITE (1 << 0) /* Write a Word into Flash Memory */ -#define FLASH_FMC_ERASE (1 << 1) /* Erase a Page of Flash Memory */ -#define FLASH_FMC_MERASE (1 << 2) /* Mass Erase Flash Memory */ -#define FLASH_FMC_COMT (1 << 3) /* Commit Register Value */ - -/* This field contains a write key, which is used to minimize the incidence - * of accidental flash writes. The value 0xA442 must be written into this - * field for a write to occur. Writes to the FMC register without this WRKEY - * value are ignored. A read of this field returns the value 0 - */ -#define FLASH_FMC_WRKEY_SHIFT 16 /* Bits 16-31: Flash Write Key */ -#define FLASH_FMC_WRKEY_MASK (0xffff << FLASH_FMC_WRKEY_SHIFT) -#define FLASH_FMC_WRKEY (0xa442 << FLASH_FMC_WRKEY_SHIFT) /* Magic write key */ - -/************************************************************************************ - * Public Types - ************************************************************************************/ - -/************************************************************************************ - * Public Data - ************************************************************************************/ - -/************************************************************************************ - * Public Function Prototypes - ************************************************************************************/ - #endif /* __ARCH_ARM_SRC_TIVA_CHIP_TIVA_FLASH_H */ |