summaryrefslogtreecommitdiff
path: root/nuttx/arch/mips/include/pic32mx/irq_3xx4xx.h
blob: 36b1b24186eb3c56da71d75ae059fe56699f2929 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
/****************************************************************************
 * arch/mips/include/pic32mx/irq_3xx4xx.h
 *
 *   Copyright (C) 2011 Gregory Nutt. All rights reserved.
 *   Author: Gregory Nutt <gnutt@nuttx.org>
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 * 3. Neither the name NuttX nor the names of its contributors may be
 *    used to endorse or promote products derived from this software
 *    without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
 * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 *
 ****************************************************************************/

/* This file should never be included directed but, rather, only indirectly
 * through nuttx/irq.h
 */

#ifndef __ARCH_MIPS_INCLUDE_PIC32MX_IRQ_3XX4XX_H
#define __ARCH_MIPS_INCLUDE_PIC32MX_IRQ_3XX4XX_H

/****************************************************************************
 * Included Files
 ****************************************************************************/

/****************************************************************************
 * Pre-processor Definitions
 ****************************************************************************/

/* Interrupt vector numbers.  These should be used to attach to interrupts
 * and to change interrupt priorities.
 */

#define PIC32MX_IRQ_CT         0 /* Vector: 0,  Core Timer Interrupt */
#define PIC32MX_IRQ_CS0        1 /* Vector: 1,  Core Software Interrupt 0 */
#define PIC32MX_IRQ_CS1        2 /* Vector: 2,  Core Software Interrupt 1 */
#define PIC32MX_IRQ_INT0       3 /* Vector: 3,  External Interrupt 0 */
#define PIC32MX_IRQ_T1         4 /* Vector: 4,  Timer 1 */
#define PIC32MX_IRQ_IC1        5 /* Vector: 5,  Input Capture 1 */
#define PIC32MX_IRQ_OC1        6 /* Vector: 6,  Output Compare 1 */
#define PIC32MX_IRQ_INT1       7 /* Vector: 7,  External Interrupt 1 */
#define PIC32MX_IRQ_T2         8 /* Vector: 8,  Timer 2 */
#define PIC32MX_IRQ_IC2        9 /* Vector: 9,  Input Capture 2 */
#define PIC32MX_IRQ_OC2       10 /* Vector: 10, Output Compare 2 */
#define PIC32MX_IRQ_INT2      11 /* Vector: 11, External Interrupt 2 */
#define PIC32MX_IRQ_T3        12 /* Vector: 12, Timer 3 */
#define PIC32MX_IRQ_IC3       13 /* Vector: 13, Input Capture 3 */
#define PIC32MX_IRQ_OC3       14 /* Vector: 14, Output Compare 3 */
#define PIC32MX_IRQ_INT3      15 /* Vector: 15, External Interrupt 3 */
#define PIC32MX_IRQ_T4        16 /* Vector: 16, Timer 4 */
#define PIC32MX_IRQ_IC4       17 /* Vector: 17, Input Capture 4 */
#define PIC32MX_IRQ_OC4       18 /* Vector: 18, Output Compare 4 */
#define PIC32MX_IRQ_INT4      19 /* Vector: 19, External Interrupt 4 */
#define PIC32MX_IRQ_T5        20 /* Vector: 20, Timer 5 */
#define PIC32MX_IRQ_IC5       21 /* Vector: 21, Input Capture 5 */
#define PIC32MX_IRQ_OC5       22 /* Vector: 22, Output Compare 5 */
#define PIC32MX_IRQ_SPI1      23 /* Vector: 23, SPI1 */
#define PIC32MX_IRQ_U1        24 /* Vector: 24, UART1 */
#define PIC32MX_IRQ_I2C1      25 /* Vector: 25, I2C1 */
#define PIC32MX_IRQ_CN        26 /* Vector: 26, Input Change Interrupt */
#define PIC32MX_IRQ_AD1       27 /* Vector: 27, ADC1 Convert Done */
#define PIC32MX_IRQ_PMP       28 /* Vector: 28, Parallel Master Port */
#define PIC32MX_IRQ_CMP1      29 /* Vector: 29, Comparator Interrupt */
#define PIC32MX_IRQ_CMP2      30 /* Vector: 30, Comparator Interrupt */
#define PIC32MX_IRQ_SPI2      31 /* Vector: 31, SPI2 */
#define PIC32MX_IRQ_U2        32 /* Vector: 32, UART2 */
#define PIC32MX_IRQ_I2C2      33 /* Vector: 33, I2C2 */
#define PIC32MX_IRQ_FSCM      34 /* Vector: 34, Fail-Safe Clock Monitor */
#define PIC32MX_IRQ_RTCC      35 /* Vector: 35, Real-Time Clock and Calendar */
#define PIC32MX_IRQ_DMA0      36 /* Vector: 36, DMA Channel 0 */
#define PIC32MX_IRQ_DMA1      37 /* Vector: 37, DMA Channel 1 */
#define PIC32MX_IRQ_DMA2      38 /* Vector: 38, DMA Channel 2 */
#define PIC32MX_IRQ_DMA3      39 /* Vector: 39, DMA Channel 3 */
                                 /* Vectors 40-43: Not used */
#define PIC32MX_IRQ_FCE       44 /* Vector: 44, Flash Control Event */
#define PIC32MX_IRQ_USB       45 /* Vector: 45, USB */

#define PIC32MX_IRQ_BAD       46 /* Not a real IRQ number */
#define NR_IRQS               46

/* Interrupt numbers.  These should be used for enabling and disabling
 * interrupt sources.  Note that there are more interrupt sources than
 * interrupt vectors and interrupt priorities.  An offset of 128 is
 * used so that there is no overlap with the IRQ numbers and to avoid
 * errors due to misuse.
 */

#define PIC32MX_IRQSRC0_FIRST (128+0)
#define PIC32MX_IRQSRC_CT     (128+0)  /* Vector: 0, Core Timer Interrupt */
#define PIC32MX_IRQSRC_CS0    (128+1)  /* Vector: 1, Core Software Interrupt 0 */
#define PIC32MX_IRQSRC_CS1    (128+2)  /* Vector: 2, Core Software Interrupt 1 */
#define PIC32MX_IRQSRC_INT0   (128+3)  /* Vector: 3, External Interrupt 0 */
#define PIC32MX_IRQSRC_T1     (128+4)  /* Vector: 4, Timer 1 */
#define PIC32MX_IRQSRC_IC1    (128+5)  /* Vector: 5, Input Capture 1 */
#define PIC32MX_IRQSRC_OC1    (128+6)  /* Vector: 6, Output Compare 1 */
#define PIC32MX_IRQSRC_INT1   (128+7)  /* Vector: 7, External Interrupt 1 */
#define PIC32MX_IRQSRC_T2     (128+8)  /* Vector: 8, Timer 2 */
#define PIC32MX_IRQSRC_IC2    (128+9)  /* Vector: 9, Input Capture 2 */
#define PIC32MX_IRQSRC_OC2    (128+10) /* Vector: 10, Output Compare 2 */
#define PIC32MX_IRQSRC_INT2   (128+11) /* Vector: 11, External Interrupt 2 */
#define PIC32MX_IRQSRC_T3     (128+12) /* Vector: 12, Timer 3 */
#define PIC32MX_IRQSRC_IC3    (128+13) /* Vector: 13, Input Capture 3 */
#define PIC32MX_IRQSRC_OC3    (128+14) /* Vector: 14, Output Compare 3 */
#define PIC32MX_IRQSRC_INT3   (128+15) /* Vector: 15, External Interrupt 3 */
#define PIC32MX_IRQSRC_T4     (128+16) /* Vector: 16, Timer 4 */
#define PIC32MX_IRQSRC_IC4    (128+17) /* Vector: 17, Input Capture 4 */
#define PIC32MX_IRQSRC_OC4    (128+18) /* Vector: 18, Output Compare 4 */
#define PIC32MX_IRQSRC_INT4   (128+19) /* Vector: 19, External Interrupt 4 */
#define PIC32MX_IRQSRC_T5     (128+20) /* Vector: 20, Timer 5 */
#define PIC32MX_IRQSRC_IC5    (128+21) /* Vector: 21, Input Capture 5 */
#define PIC32MX_IRQSRC_OC5    (128+22) /* Vector: 22, Output Compare 5 */
#define PIC32MX_IRQSRC_SPI1E  (128+23) /* Vector: 23, SPI1 */
#define PIC32MX_IRQSRC_SPI1TX (128+24) /* Vector: 23, "  " */
#define PIC32MX_IRQSRC_SPI1RX (128+25) /* Vector: 23, "  " */
#define PIC32MX_IRQSRC_U1E    (128+26) /* Vector: 24, UART1 */
#define PIC32MX_IRQSRC_U1RX   (128+27) /* Vector: 24, "   " */
#define PIC32MX_IRQSRC_U1TX   (128+28) /* Vector: 24, "   " */
#define PIC32MX_IRQSRC_I2C1B  (128+29) /* Vector: 25, I2C1 */
#define PIC32MX_IRQSRC_I2C1S  (128+30) /* Vector: 25, "  " */
#define PIC32MX_IRQSRC_I2C1M  (128+31) /* Vector: 25, "  " */
#define PIC32MX_IRQSRC0_LAST  (128+31)

#define PIC32MX_IRQSRC1_FIRST (128+32)
#define PIC32MX_IRQSRC_CN     (128+32) /* Vector: 26, Input Change Interrupt */
#define PIC32MX_IRQSRC_AD1    (128+33) /* Vector: 27, ADC1 Convert Done */
#define PIC32MX_IRQSRC_PMP    (128+34) /* Vector: 28, Parallel Master Port */
#define PIC32MX_IRQSRC_CMP1   (128+35) /* Vector: 29, Comparator Interrupt */
#define PIC32MX_IRQSRC_CMP2   (128+36) /* Vector: 30, Comparator Interrupt */
#define PIC32MX_IRQSRC_SPI2E  (128+37) /* Vector: 31, SPI2 */
#define PIC32MX_IRQSRC_SPI2TX (128+38) /* Vector: 31, "  " */
#define PIC32MX_IRQSRC_SPI2RX (128+39) /* Vector: 31, "  " */
#define PIC32MX_IRQSRC_U2E    (128+40) /* Vector: 32, UART2 */
#define PIC32MX_IRQSRC_U2RX   (128+41) /* Vector: 32, "   " */
#define PIC32MX_IRQSRC_U2TX   (128+42) /* Vector: 32, "   " */
#define PIC32MX_IRQSRC_I2C2B  (128+43) /* Vector: 33, I2C2 */
#define PIC32MX_IRQSRC_I2C2S  (128+44) /* Vector: 33, "  " */
#define PIC32MX_IRQSRC_I2C2M  (128+45) /* Vector: 33, "  " */
#define PIC32MX_IRQSRC_FSCM   (128+46) /* Vector: 34, Fail-Safe Clock Monitor */
#define PIC32MX_IRQSRC_RTCC   (128+47) /* Vector: 35, Real-Time Clock and Calendar */
#define PIC32MX_IRQSRC_DMA0   (128+48) /* Vector: 36, DMA Channel 0 */
#define PIC32MX_IRQSRC_DMA1   (128+49) /* Vector: 37, DMA Channel 1 */
#define PIC32MX_IRQSRC_DMA2   (128+50) /* Vector: 38, DMA Channel 2 */
#define PIC32MX_IRQSRC_DMA3   (128+51) /* Vector: 39, DMA Channel 3 */
#define PIC32MX_IRQSRC_FCE    (128+56) /* Vector: 44, Flash Control Event */
#define PIC32MX_IRQSRC_USB    (128+57) /* Vector: 45, USB */
#define PIC32MX_IRQSRC1_LAST  (128+57)

#define PIC32MX_IRQSRC_FIRST  PIC32MX_IRQSRC0_FIRST
#define PIC32MX_IRQSRC_LAST   PIC32MX_IRQSRC1_LAST

/****************************************************************************
 * Public Types
 ****************************************************************************/

#ifndef __ASSEMBLY__

/****************************************************************************
 * Inline functions
 ****************************************************************************/

/****************************************************************************
 * Public Variables
 ****************************************************************************/

/****************************************************************************
 * Public Function Prototypes
 ****************************************************************************/

#ifdef __cplusplus
#define EXTERN extern "C"
extern "C" {
#else
#define EXTERN extern
#endif

#undef EXTERN
#ifdef __cplusplus
}
#endif

#endif /* __ASSEMBLY__ */
#endif /* __ARCH_MIPS_INCLUDE_PIC32MX_IRQ_3XX4XX_H */